adplus-dvertising
frame-decoration

Question

The stage in which the CPU generates an address for data memory references in this stage is

a.

prefetch stage

b.

D1 (first decode) stage

c.

D2 (second decode) stage

d.

execution stage

Posted under Microprocessor

Answer: (c).D2 (second decode) stage

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. The stage in which the CPU generates an address for data memory references in this stage is

Similar Questions

Discover Related MCQs

Q. The feature of separated caches is

Q. In the operand fetch stage, the FPU (Floating Point Unit) fetches the operands from

Q. The FPU (Floating Point Unit) writes the results to the floating point register file in

Q. The floating point multiplier segment performs floating point multiplication in

Q. The instruction or segment that executes the floating point square root instructions is

Q. The floating point rounder segment performs rounding off operation at

Q. Which of the following is a floating point exception that is generated in case of integer arithmetic?

Q. The mechanism that determines whether a floating point operation will be executed without creating any exception is

Q. Which of the following is not a transcendental instruction?

Q. The transcendental instruction that supports computation of sine and cosine is

Q. The instruction that computes tan(x) is

Q. The instruction that computes arctan(x) is

Q. The instruction, F2XMI, is used to compute

Q. The instruction, FYL2XP, supports to compute the expression

Q. The size of a general purpose floating point register of floating point unit is

Q. For floating point operations, the bits used by mantissa in a floating point register is

Q. The multimedia applications mainly require the architecture of

Q. The size of each MMX (Multimedia Extension) register is

Q. After a sequence of MMX instructions is executed, the MMX registers should be cleared by an instruction,

Q. The number of pixels that can be manipulated in a single register by the CPU using MMX architecture is