Question
MVI L, 5DH
MVI L, 6BH
MOV A, H
ADD L
a.
AC = 0 and CY = 0
b.
AC = 1 and CY = 1
c.
AC = 1 and CY = 0
d.
AC = 0 and CY = 0
Posted under GATE cse question paper Computer Architecture
Engage with the Community - Add Your Comment
Confused About the Answer? Ask for Details Here.
Know the Explanation? Add it Here.
Q. What are the states of the Auxiliary Carry (AC) and Carry Flag (dCY) after executing the following 8085 program? MVI L, 5DH MVI L, 6BH MOV A, H ADD L
Similar Questions
Discover Related MCQs
Q. The performance of a pipelined processor suffers if
View solution
Q. Horizontal microprogramming :
View solution
Q. Assuming all numbers are in 2's complement representation, which of the following numbers is divisible by 11111011?
View solution
Q. For a pipelined CPU with a single ALU, consider the following situations
1. The j + 1-st instruction uses the result of the j-th instruction
as an operand
2. The execution of a conditional jump instruction
3. The j-th and j + 1-st instructions require the ALU at the same
time
Which of the above can cause a hazard ?
View solution
Q. Consider the grammar rule E → E1 - E2 for arithmetic expressions. The code generated is targeted to a CPU having a single user register. The subtraction operation requires the first operand to be in the register. If E1 and E2 do not have any common sub expression, in order to get the shortest possible code
View solution
Q. If 73x (in base-x number system) is equal to 54y (in base-y number system), the possible values of x and y are
View solution
Q. Which of the following addressing modes are suitable for program relocation at run time ?
(i) Absolute addressing
(ii) Based addressing
(iii) Relative addressing
(iv) Indirect addressing
View solution
Q. Let A = 1111 1010 and B = 0000 1010 be two 8-bit 2's complement numbers. Their product in 2's complement is
View solution
Q. A 4-stage pipeline has the stage delays as 150, 120, 160 and 140 nanoseconds respectively. Registers that are used between the stages have a delay of 5 nanoseconds each. Assuming constant clocking rate, the total time taken to process 1000 data items on this pipeline will be
View solution
Q. Spatial locality refers to the problem that once a location is referenced
View solution
Q. The Principle of locality justifies the use of
View solution
Q. A system that has a lot of crashes, data should be written to the disk using?
View solution
Q. Which addressing mode is suitable for a high-level language statement?
View solution
Q. Which memory unit has the lowest access time?
View solution
Q. In a 16-bit instruction code format 3-bit operation code, 12-bit address, and 1 bit is assigned for address mode designation. For indirect addressing, the mode bit is
View solution
Q. A 32-bit address bus allows access to a memory of capability
View solution
Q. Pipelining improves CPU performance due to?
View solution
Q. The system bus consists of
View solution
Q. An instruction cycle refers to
View solution
Q. A hardware interrupt is
View solution
Suggested Topics
Are you eager to expand your knowledge beyond Computer Architecture? We've curated a selection of related categories that you might find intriguing.
Click on the categories below to discover a wealth of MCQs and enrich your understanding of Computer Science. Happy exploring!