adplus-dvertising
frame-decoration

Question

Which of the following is not supported by Pentium-Pro?

a.

multiple branch prediction

b.

mmx instruction set

c.

speculative execution

d.

none of the mentioned

Posted under Microprocessor

Answer: (b).mmx instruction set

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. Which of the following is not supported by Pentium-Pro?

Similar Questions

Discover Related MCQs

Q. The speed of Pentium-Pro when compared to that of Pentium is

Q. The unit that reads the instruction pool and removes the microoperations which have been executed instruction pool is

Q. The unit that performs scheduling of instructions by determining the data dependencies is

Q. The pool of instructions that are fetched is stored in an addressable memory called

Q. The microoperations that are converted by decoder are directly transferred to

Q. The logical source(s) and logical destination(s) that the micro operation has respectively are

Q. The decoder unit in fetch-decode unit converts the instructions into

Q. In fetch-decode unit, the number of parallel decoders that accept the stream of fetched instructions and decode them is

Q. The unit that accepts the sequence of instructions from the instruction cache as input is

Q. Which of the following is not an independent engine of Pentium-Pro?

Q. The unit that is used to implement the multiple branch prediction in Pentium-Pro is

Q. A dual independent bus has

Q. The execution in which the consecutive instruction execution in a sequential flow is hampered is

Q. The type of execution which means that the CPU should speculate which of the next instructions can be executed earlier is

Q. Because of Pentium’s superscalar architecture, the number of instructions that are executed per clock cycle is

Q. During the execution of instructions, if an instruction is executed, then next instruction is executed only when the data is read by

Q. The instructions that pass through the fetch, decode and execution stages sequentially is known as

Q. If the result of PCMPEQ, which is a comparison of two packed data types, is a success, then the mask generated is

Q. The instruction in which both multiplication and addition are performed is

Q. When the instruction, PMULHW, is performed, then the higher order 16-bits of the 32 bit products are stored in