Question
a.
memory to processor
b.
80287 to 80286
c.
80286 to 80287
d.
8086 to 80287
Posted under Microprocessor
Engage with the Community - Add Your Comment
Confused About the Answer? Ask for Details Here.
Know the Explanation? Add it Here.
Q. If Numeric Processor Read (NPRD) active-low input pin is activated, then it enables a data transfer from
Similar Questions
Discover Related MCQs
Q. If Numeric Processor Write (NPWR) active-low input pin is activated, then it enables a data transfer from
View solution
Q. The precision is decided by the
View solution
Q. The bits that affect the result of arithmetic operations like ADD, SUB, MUL, DIV are
View solution
Q. If the stack flag is set, and condition code bit C1=0, then the stack is
View solution
Q. If the stack flag is set, and condition code bit C1=1, then the stack is
View solution
Q. The bits that are modified depending upon the result of the execution of arithmetic instructions are
View solution
Q. After reset of 80287, the control bit that is initialized to zero is
View solution
Q. The word that is used to select one of the processing options, among the provided ones is
View solution
Q. The arrangement of data that is to be shifted successively, whenever required for the execution, is done by
View solution
Q. The data bus in a floating point unit is of
View solution
Q. The part of the data interface and control unit, that points to the source of exception generated is
View solution
Q. The word that optimizes the NDP performance, by maintaining a record of empty and non-empty register locations is
View solution
Q. The data interface and control unit consists of
View solution
Q. The unit that provides and controls the interface, between the internal 80287 bus and 80286 bus via data buffer is
View solution
Q. Which of the following is not a block of an architecture of 80287?
View solution
Q. In LGDT instruction, while loading 6 bytes, the first word is loaded into the field of
View solution
Q. The instruction that loads 6 bytes from a memory block, pointed to by the effective address of the operand, into global descriptor table register is
View solution
Q. The instruction that determines whether the segment pointed to, by a 16-bit register, can be accessed from the current privilege level is
View solution
Q. The CLTS (Clear Task Switch Flag) instruction records every execution of WAIT and ESC and is trapped if the flag(s)
View solution
Q. The instruction that is used to check whether a signed array offset is within the limit, defined for it by the starting and ending index is
View solution
Suggested Topics
Are you eager to expand your knowledge beyond Microprocessor? We've curated a selection of related categories that you might find intriguing.
Click on the categories below to discover a wealth of MCQs and enrich your understanding of Computer Science. Happy exploring!