adplus-dvertising
frame-decoration

Question

In a non-vectored interrupt, the address of interrupt service routine is

a.

Obtained from interrupt address table.

b.

Supplied by the interrupting I/O device.

c.

Obtained through Vector address generator device.

d.

Assigned to a fixed memory location.

Answer: (d).Assigned to a fixed memory location.

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. In a non-vectored interrupt, the address of interrupt service routine is

Similar Questions

Discover Related MCQs

Q. Stack overflow causes

Q. Which of the following architecture is/are not suitable for realizing SIMD ?

Q. CPU checks for an interrupt signal during

Q. In a vectored interrupt

Q. An instruction pipeline can be implemented by means of

Q. A microprogram sequencer

Q. Status bit is also called

Q. If the value V(x) of the target operand is contained in the address field itself, the addressing mode is

Q. The instructions which copy information from one location to another either in the processor’s internal register set or in the external main memory are called

Q. Content of the program counter is added to the address part of the instruction in order to obtain the effective address is called

Q. Which of the following interrupt is non maskable

Q. In which addressing mode the operand is given explicitly in the instruction?

Q. To load and store instructions of vector architectures, the unit used is

Q. The most essential source of overhead, when gets ignored by the chime model is vector

Q. The highest bandwidth of memory for moving the ridge point in the Corei7 from 2.6 to

Q. The median vectorization getting improved from about 70% to about

Q. Loops when gets vectored then they do not have dependences among iterations of a loop, which are called

Q. Around 82% issues of the clock-cycle, have them between 29 to 32 out of the

Q. The length of a vector operation in a real program is often

Q. The processor of the system, which can read/write GPU Memory, is known as