Question
a.
single step
b.
NMI (non-maskable interrupt)
c.
INTR
d.
instruction exception
Posted under Microprocessor
Engage with the Community - Add Your Comment
Confused About the Answer? Ask for Details Here.
Know the Explanation? Add it Here.
Q. The interrupt that has the highest priority among the following is
Similar Questions
Discover Related MCQs
Q. The interrupt that has the lowest priority among the following is
View solution
Q. The 80386 Microprocessor family is a _____ bit microprocessor.
View solution
Q. In which year, 80386 microprocessor was introduced?
View solution
Q. Which device is high-performance member of the 80386 family of MPUs?
View solution
Q. The 80486 family was introduced in the year ______.
View solution
Q. ________ maintains real modes protected-mode software compatibility with 80386 architecture.
View solution
Q. 80486DX was followed by ________.
View solution
Q. In 8279 Strobed input mode, the control line goes low. The data on return lines is strobed in the
___________.
View solution
Q. ________ bit in ICW1 indicates whether the 8259A is cascade mode or not ?
View solution
Q. In 8279, a scanned sensor matrix mode, if a sensor changes its state, the __________ line goes ___________ to interrupt the CPU.
View solution
Q. In 80186, the timer which connects to the system clock is
View solution
Q. Which pins are general purpose I/O pins during mode-2 operation of the 82C55?
View solution
Q. The fetching of the program from secondary memory to place it in physical memory, during the execution of CPU is called
View solution
Q. Which of the block is not considered as a block of an architecture of 80286?
View solution
Q. The device that interfaces and control the internal data bus with the system bus is
View solution
Q. For which of the following instruction does the return address point to instruction causing an exception?
View solution
Q. The 80286 is available in the package as
View solution
Q. The clock frequency applied at the CLK pin is internally divided by
View solution
Q. The 8 address lines, A23-A16 of 80286 are zero during
View solution
Q. The signals S1 (active low), S2 (active low) are
View solution
Suggested Topics
Are you eager to expand your knowledge beyond Microprocessor? We've curated a selection of related categories that you might find intriguing.
Click on the categories below to discover a wealth of MCQs and enrich your understanding of Computer Science. Happy exploring!