adplus-dvertising
frame-decoration

Question

The device that interfaces and control the internal data bus with the system bus is

a.

data interface

b.

controller interface

c.

data and control interface

d.

data transreceiver

Posted under Microprocessor

Answer: (d).data transreceiver

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. The device that interfaces and control the internal data bus with the system bus is

Similar Questions

Discover Related MCQs

Q. For which of the following instruction does the return address point to instruction causing an exception?

Q. The 80286 is available in the package as

Q. The clock frequency applied at the CLK pin is internally divided by

Q. The 8 address lines, A23-A16 of 80286 are zero during

Q. The signals S1 (active low), S2 (active low) are

Q. If M/IO (active low) signal is ‘0’ then it indicates

Q. The LOCK (active low) is activated automatically by hardware using

Q. The pin that is used to insert wait states in a bus cycle is

Q. The minimum number of clock cycles required in an input pulse width of the RESET pin is

Q. To filter the output, a 0.047microfarads, 12V capacitor is connected between the pins

Q. The signal that causes the 80286 to perform the processor extension interrupt while executing the WAIT and ESC instructions are

Q. The 80286 CPU acts just like that of 8086 when operated in

Q. In real addressing mode, the 80286 addresses a physical memory of

Q. In real addressing mode, the 80286 operates at a speed

Q. In physical memory, if the segment size limit is exceeded by the instruction or data then

Q. The 80286 reserves fixed area of physical memory for

Q. In the real mode, the memory that is reserved for interrupt vector table is

Q. In the real mode, the memory that is reserved for system initialization is

Q. When 80286 is reset, it always starts its execution in

Q. The 80286 in real addressing mode performs