adplus-dvertising
frame-decoration

Question

Using Booth's Algorithm for multiplication, the multiplier -57 will be recoded as

a.

0 -1 0 0 1 0 0 -1

b.

1 1 0 0 0 1 1 1

c.

0 -1 0 0 1 0 0 0

d.

0 1 0 0 -1 0 0 1

Answer: (a).0 -1 0 0 1 0 0 -1

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. Using Booth's Algorithm for multiplication, the multiplier -57 will be recoded as

Similar Questions

Discover Related MCQs

Q. How many pulses are needed to change the contents of a 8-bit up counter from 10101100 to 00100111 (rightmost bit is the LSB)?

Q. We want to design a synchronous counter that counts the sequence 0-1-0-2-0-3 and then repeats. The minimum number of J-K flip-flops required to implement this counter is

Q. Consider a carry lookahead adder for adding two n-bit integers, built using gates of fan-in at most two. The time to perform addition using this adder is

Q. Consider an eight-bit ripple-carry adder for computing the sum of A and B, where A and B are integers represented in 2’s complement form. If the decimal value of A is one, the decimal value of B that leads to the longest latency for the sum to stabilize is _____________

Q. Let X be the number of distinct 16-bit integers in 2’s complement representation. Let Y be the number of distinct 16-bit integers in sign magnitude representation. Then X −Y is _________

Q. The addition of 4-bit, two's complement, binary numbers 1101 and 0100 results in

Q. Which of the following input sequences for a cross-coupled R-S flip-flop realized with two NAND gates may lead to an oscillation ?

Q. The following bit pattern represents a floating point number in IEEE 754 single precision format 1 10000011 101000000000000000000000 The value of the number in decimal form is

Q. A processor that has carry, overflow and sign flag bits as part of its program status word (PSW) performs addition of the following two 2's complement numbers 01001101 and 11101001. After the execution of this addition operation, the status of the carry, overflow and sign flags, respectively will be:

Q. The complement of the function F = (A + B’)(C’ + D)(B’ + C) is:

Q. To put the 8085 microprocessor in the wait state

Q. Comparing the time T1 taken for a single instruction on a pipelined CPU with time T2 taken on a non­ pipelined but identical CPU, we can say that

Q. The 8085 microprocessor responds to the presence of an interrupt

Q. The most appropriate matching for the following pairs

X: Indirect addressing 1 : Loops

Y: Immediate addressing 2 : Pointers

Z: Auto decrement addressing 3: Constants

is

Q. Consider the values A = 2.0 x 10^30, B =-2.0 x 10^30, C= 1.0, and the sequence

X: = A + B Y: = A + C
X: = X + C Y: = Y + B

executed on a computer where floating-point numbers are represented with 32 bits. The values for X and Y will be

Q. A low memory can be connected to 8085 by using

Q. Suppose a processor does not have any stack pointer register. Which of the following statements is true?

Q. A processor needs software interrupt to

Q. A CPU has two modes-privileged and non-privileged. In order to change the mode from privileged to non-privileged

Q. Which is the most appropriate match for the items in the first column with the items in the second column:

X. Indirect Addressing I. Array implementation
Y. Indexed Addressing II. Writing re-locatable code
Z. Base Register Addressing III. Passing array as parameter