Question
a.
Index register
b.
Instruction register
c.
Memory address register
d.
Memory data register
Posted under GATE cse question paper Computer Architecture
Engage with the Community - Add Your Comment
Confused About the Answer? Ask for Details Here.
Know the Explanation? Add it Here.
Q. Which one is required while establishing the communication link between CPU and peripherals?
Similar Questions
Discover Related MCQs
Q. Which of the following data transfer modes takes relatively more time?
View solution
Q. Halt operation comes under ………
View solution
Q. The CPU initializes the DMA by sending ………
View solution
Q. In four – address instruction format, the number of bytes required to encode an instruction is (assume each address requires 24 bits, and 1 byte is required for operation code)
View solution
Q. The minimum time delay between the initiations of two independent memory operations is called
View solution
Q. Consider an algebraic system (A,*), where A is a set of all non-zero real numbers and * is a binary operation defined by A* b = ab/4 then (G*) is a
View solution
Q. A 2 level memory has an average access time of 30 ns with cache and memory access time as 20 ns and 150 ns respectively. What is the hit ratio?
View solution
Q. The following are some of the sequences of operations in the instruction cycle, which one is the correct sequence?
View solution
Q. Horizontal micro construction has which of the following attributes?
1) Short formats
2) Limited ability to express parallel micro-operations
3) Considerable encoding of the control information
View solution
Q. The register which keeps track of the execution of a program and which contains the memory address of the instruction currently being executed is known as …………
View solution
Q. Consider the following situation and fill in the blanks:
The computer starts the tape moving by issuing a command; the processor then monitors the status of the taps by means of a ………….. When the tape is in the correct position, the Processor issues a ……………
View solution
Q. For interval arithmetic best rounding technique use is ………..
View solution
Q. Assume that the time required for the eight functional units, which operate in each of the eight cycles, are as follows.
5us, 8us, 64s, 10us, 15us, 12us, 6us, 8us
Assume that pipe lining adds 1 us, of overhead. Find the speedup versus the single cycle data path.
View solution
Q. Assembler directives represent………………
1) Machine instructions to be included in the object program
2) The allocation of storage for constants or program variable
View solution
Q. The bus system of a machine has the following propagation delay times 40 ns for the signals to propagate through the multiplexers, 90ns to perform the ADD operating in the ALU, 30ns delay in the destination decoder, and 20ns to store the data into the destination register. What is the minimum cycle time that can be used for the clock?
View solution
Q. The sequence of events that happen during a typical fetch operation is ?
View solution
Q. In a fully associative cache memory consisting of 256 cache lines of 16 bytes each, a tag field is of 14 bits. Determine the size of cache memory and main memory.
View solution
Q. If doubling the cache line length reduces the miss rate to 3 percent, by how much it reduces the average memory access time?
View solution
Q. Consider the following register – transfer language:
R₃ ← R₂+ M[R₁ + R₂]
Where R₁, R₂ are the CPU registers and M is a memory location in primary memory, which addressing mode is suitable for above register transfer language?
View solution
Q. Booth′s algorithm is used in floating – point
View solution
Suggested Topics
Are you eager to expand your knowledge beyond Computer Architecture? We've curated a selection of related categories that you might find intriguing.
Click on the categories below to discover a wealth of MCQs and enrich your understanding of Computer Science. Happy exploring!