adplus-dvertising
frame-decoration

Question

The atleast number of machine cycles for which the external interrupts that are programmed level-sensitive should remain high is

a.

1

b.

2

c.

3

d.

0

Answer: (b).2

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. The atleast number of machine cycles for which the external interrupts that are programmed level-sensitive should remain high is

Similar Questions

Discover Related MCQs

Q. If the external interrupts are programmed edge sensitive, then they should remain high for atleast

Q. The timer generates an interrupt, if the count value reaches to

Q. The external interrupt that has the lowest priority among the following is

Q. Among the five interrupts generated by 8051, the lowest priority is given to the interrupt

Q. Among the five interrupts generated by 8051, the highest priority is given to the interrupt

Q. All the interrupts are enabled using a special function register called

Q. The number of bytes stored on the stack during one operation of PUSH or POP is

Q. The step involved in PUSH operation is

Q. The step involved in POP operation is

Q. The 8051 stack is

Q. After reset, the stack pointer(SP) is initialized to the address of

Q. The address register for storing the 8-bit addresses can be

Q. The instruction, ADD A, R7 is an example of

Q. The instruction, ADD A, #100 performs

Q. In which of these addressing modes, a constant is specified in the instruction, after the opcode byte?

Q. The only memory which can be accessed using indexed addressing mode is

Q. The data address of look-up table is found by adding the contents of

Q. Which of the following is not an instruction of 8051 instructions?

Q. The logical instruction that affects the carry flag during its execution is

Q. In logical instructions, the immediate data can be an operand for