Question
a.
93%
b.
90%
c.
88%
d.
87%
Posted under Computer Architecture
Engage with the Community - Add Your Comment
Confused About the Answer? Ask for Details Here.
Know the Explanation? Add it Here.
Q. If memory access takes 20 ns with cache and 110 ns with out it, then the ratio ( cache uses a 10 ns memory) is
Similar Questions
Discover Related MCQs
Q. In a memory-mapped I/O system, which of the following will not be there?
View solution
Q. Virtual memory consists of
View solution
Q. If the main memory is of 8K bytes and the cache memory is of 2K words. It uses associative mapping. Then each word of cache memory shall be
View solution
Q. Memory unit accessed by content is called
View solution
Q. The performance of cache memory is frequently measured in terms of a quantity called
View solution
Q. The cache memory of 1K words uses direct mapping with a block size of 4 words. How many blocks can the cache accommodate?
View solution
Q. A page fault
View solution
Q. If a block can be placed at every location in the cache, this cache is said to be
View solution
Q. For recording, was the block written, the Opteron keeps
View solution
Q. The information when is written in the cache, both to the block in the cache and the block present in the lower-level memory, refers to
View solution
Q. Average access time of memory for having memory-hierarchy performance is given as
View solution
Q. As segment or a page is normally used for block, page-fault and the address-fault is used for
View solution
Q. The block frame address are divided into the
View solution
Q. The increase in the width of the cache address tag, can be done with the
View solution
Q. The victim buffer's performance and the operation is almost similar to
View solution
Q. Assume that the hit-time is single clock cycle, independent of size of block, and then 16-byte block in a 4 KB cache will be having access-time of
View solution
Q. The virtual memory producing the virtual-addresses, are translated by
View solution
Q. The most obvious architectural parameter is the
View solution
Q. The time of CPU can be modeled as
View solution
Q. The processor protection structure expand memory access protection from two levels to many, the added ones are
View solution
Suggested Topics
Are you eager to expand your knowledge beyond Computer Architecture? We've curated a selection of related categories that you might find intriguing.
Click on the categories below to discover a wealth of MCQs and enrich your understanding of Computer Science. Happy exploring!