Question
a.
Pipe stage
b.
Pipeline stacks
c.
Pipeline registers
d.
Processor cycle
Posted under Computer Architecture
Engage with the Community - Add Your Comment
Confused About the Answer? Ask for Details Here.
Know the Explanation? Add it Here.
Q. The instruction in different stages of the pipeline do not interfere with one another, the separation is done by
Similar Questions
Discover Related MCQs
Q. MIPS pipeline with the appropriate registers, called pipeline registers or also known as
View solution
Q. Pipeline interlock introduces a stall or bubble, just as in the
View solution
Q. The time required between moving an instruction one step down the pipeline is a
View solution
Q. A floating-point divider, a floating-point multiplier, and a floating-point adder, are the parts of a
View solution
Q. The execution cycle with a branch, delay of one is
View solution
Q. The hazards in the pipelined stages are of
View solution
Q. Register $2 written by subtraction can be written in the instruction
View solution
Q. The term specifying both the programs and the relative frequencies is known as
View solution
Q. When multiple-instructions are overlapped during execution of the program, then function performed is called
View solution
Q. An instruction that does no operation for changing state is known as
View solution
Q. Pipeline stalling concept is often given the name of
View solution
Q. The instruction being read from memory using the address placed in the PC and then is placed in the IF/ID pipeline register in,
View solution
Q. Predicting branches at runtime by using run-time information, is known as
View solution
Q. To discard instructions in the pipeline is referred to as
View solution
Q. Delay in finding the proper instruction to fetch is known as control hazard, also referred to as
View solution
Q. Make a decision based on the results of above instruction while its being executed, is referred to as
View solution
Q. Branch, MemWrite and MemRead are control lines set of
View solution
Q. The given set of instructions add $s0, $t0, $t1; sub $t2, $s0, $t3; shows the
View solution
Q. In instruction execution of pipelined processor the WB stage is the
View solution
Q. In pipelined instruction time between instructions, assuming ideal conditions, is equal to
View solution
Suggested Topics
Are you eager to expand your knowledge beyond Computer Architecture? We've curated a selection of related categories that you might find intriguing.
Click on the categories below to discover a wealth of MCQs and enrich your understanding of Computer Science. Happy exploring!