adplus-dvertising
frame-decoration

Question

The number of clock cycles required for an 8257 to complete a transfer is

a.

2

b.

4

c.

8

d.

none of the mentioned

Posted under DMA Microprocessor

Answer: (b).4

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. The number of clock cycles required for an 8257 to complete a transfer is
ubaTaeCJ : June 26, 2023

e

Similar Questions

Discover Related MCQs

Q. The block of 8237 that decodes the various commands given to the 8237 by the CPU is

Q. The priority between the DMA channels requesting the services can be resolved by

Q. The register that holds the current memory address is

Q. The register that holds the data byte transfers to be carried out is

Q. When the count becomes zero in the current word register then

Q. The current address register is programmed by the CPU as

Q. Which of these register’s contents is used for auto-initialization (internally)?

Q. The register that maintains an original copy of the respective initial current address register and current word register is

Q. The register that can be automatically incremented or decremented, after each DMA transfer is

Q. Which of the following is a type of DMA transfer?

Q. Each bit in the request register is cleared by

Q. The register that holds the data during memory to memory data transfer is

Q. The register that keeps track of all the DMA channel pending requests and status of their terminal counts is

Q. The pin that clears the command, request and temporary registers, and internal first/last flipflop when it is set is

Q. The DMA request input pin that has the highest priority is

Q. When interface 8237 does not have any valid pending DMA request then it is said to be in

Q. To complete a DMA transfer, a memory to memory transfer requires

Q. In demand transfer mode of 8237, the device stops data transfer when

Q. The mode of 8237 in which the device transfers only one byte per request is

Q. The transfer of a block of data from one set of memory address to another takes place in