adplus-dvertising
frame-decoration

Question

Which of the following is an interrupt according to temporal relationship with system clock?

a.

Maskable interrupt

b.

Periodic interrupt

c.

Division by zero

d.

Synchronous interrupt

Answer: (d).Synchronous interrupt

Engage with the Community - Add Your Comment

Confused About the Answer? Ask for Details Here.

Know the Explanation? Add it Here.

Q. Which of the following is an interrupt according to temporal relationship with system clock?

Similar Questions

Discover Related MCQs

Q. Match the following:

Addressing Mode      Location of operand
a. Implied                      i. Registers which are in CPU
b. Immediate                 ii. Register specifies the address
of the operand
c. Register                     iii. Specified in the register
d. Register Indirect      iv. Specified implicitly in the
definition of instruction

Codes:
     a   b   c  d

Q. In 8085 microprocessor, the digit 5 indicates that the microprocessor needs

Q. In 8085, which of the following performs: load register pair immediate operation?

Q. The content of the accumulator after the execution of the following 8085 assembly language program, is

MVI A, 35H
MOV B, A
STC
CMC
RAR
XRA B

Q. A ripple counter is a (n):

Q. 8085 microprocessor has ............... bit ALU.

Q. The register that stores the bits required to mask the interrupts is ................

Q. Which of the following in 8085 microprocessor performs

HL = HL + HL ?

Q. In ............... addressing mode, the operands are stored in the memory. The address of the corresponding memory location is given in a register which is specified in the instruction.

Q. Which of the following is a sequential circuit?

Q. 8085 microprocessor has ............. hardware interrupts.

Q. Which of the  following in 8085 microprocessor performs
HL = HL + DE ?

Q. The Register that stores all interrupt requests is:

Q. The ............... addressing mode is similar to register indirect addressing mode, except that an offset is added to the contents of the register. The offset and register are specified in the instruction.

Q. In ............. method, the word is written to the block in both the cache and main memory, in parallel.

Q. A Multicomputer with 256 CPUs is organized as 16x16 grid. What is the worst case delay (in hops) that a message might have to take?

Q. What will be the hexadecimal value in the register ax (32-bit) after executing the following instructions?

Mov al, 15
Mov ah, 15
Xor al, al
Mov cl, 3
Shr ax, cl

Q. What will be the output at PORT1 if the following program is executed?

MVI B, 82H
MOV A, B
MOV C, A
MVI D, 37H
OUT PORT1
HLT

Q. Which of the following 8085 microprocessor hardware interrupt has the lowest priority?

Q. A dynamic RAM has refresh cycle of 32 times per msec. Each refresh operation requires 100 nsec and a memory cycle requires 250 nsec. What percentage of memory’s total operating time is required for refreshes?